

International Journal of Modern Computation, Information and Communication Technology 2019;2(5-6):43-47. ISSN: 2581-5954 <u>http://ijmcict.gjpublications.com</u>

**Research** Article

# Fault Diagnosis using Genetic Algorithm

S. Chandradurga\*, B. Gopi

Department of Electronics and Communication Engineering, Arasu engineering college, Kumbakonam - 612 501. India.

\*Corresponding author's e-mail: <u>chandradurgaswaminathan@gmail.com</u>

### Abstract

VLSI testing is used to improve the reliability of the product. The diagnosis is used to identify the fault in the circuit. In this technique used fault table and genetic algorithm for the diagnosis of the circuit. That extends the speed of testing and fault coverage in the circuit. The benchmark circuits are used for the experiment. Reduce the number of test vector required to diagnose the fault. And increase the fault coverage.

Keywords: Diagnosis; Fault table; Testing; Genetic algorithm; Test vector.

## Introduction

The physical defect in the circuit cannot be distinguished by the direct mathematical consistency. That physical defect may be designed error or physical defect. It can be modeled as the logical fault models [1]. The fault models majorly classified as structural fault model and functional fault model.

Strictly fault model used model fault in the structure of the circuit and interconnection between the circuits. Functional fault model is used to identify the fault in the function or behavior of the circuit. The circuit having the fault in the circuit is identified known as the faulty circuit. The identified faulty circuit during testing is replaced to increase the reliability of the product. This fault in the circuit is identified by the set of the inputs to the circuit that inputs are known as the test vector. If the test vector, not able distinguishes the two or faults in the circuit then that fault is called as the equivalent fault [2]. The fault that cannot be distinguished can be grouped in the class known as the fault equivalent. The only one fault used to represent an equivalent group of the fault known as the fault collapsing.

By using the fault collapsing [3] the number of test vector to identify the fault is reduced. Fault collapsing is done by fault dominance and fault equivalent. Because of the large scale of VLSI designs, it is impossible to search through the entire design with physical inspections. It is necessary to perform a fault diagnosis to narrow down the possible defect locations. Diagnosis algorithms can be roughly divided into two categories: effect-cause fault diagnosis and cause-effect fault diagnosis.

First, we present some background about diagnostic test generation, including definitions of the exclusive test. It does not require any running diagnostic ATPG [4] or adopting any circuit-modification [5], SAT-based approaches [6,7] or miter-based techniques. For a multiple definition is applied output circuit, this separately to each output. An exclusive test can classify mutually faults as long as they are not being detected at the equivalent outputs. Conceivably a more proper tenure would be a distinctive test. But it is the time-consuming process in testing.

### **Research methodology**

In the proposed method generate a fault table for the circuit and use a genetic algorithm to get the optimal test vector. This genetic algorithm is a search-based optimization technique based on the principles of Genetics and Natural Selection. The flowchart used for the genetic algorithm is given in figure 1.



Figure 1. Flow chart for the GA

# Pseudo code for GA

Algorithm: GA (n, x, u)

// Initialize generation 0:

t: = 0;

Pt: = a population of n randomly-generated individuals;

// Evaluate Pt:

Compute fitness(i) for each  $i \in Pt$ ;

do

{

{ // Create generation t + 1:

// 1. Copy:

Select  $(1 - x) \times n$  members of Pt and insert into Pt+1;

// 2. Crossover:

Select  $x \times n$  members of Pt; pair them up; produce offspring; insert the offspring into Pt+1;

// 3. Mutate:

Select  $u \times n$  members of Pt+1; invert a randomly-selected bit in each;

Compute fitness(i) for each  $i \in Pt$ ;

// Increment:

t := t + 1;

}

while fitness of fittest individual in Pt is not high enough;

Return the fittest individual from Pt;

It starts with a random population of solution. In each of iteration, the reproduction of new solutions is done In order to get the optimal solution. Reproduction is done by applying the GA sophisticated operators (1) selection (2) crossover (3) mutation. By using the method number of test vector required is reduced .hence the test application time is reduced.

The selection is the first step in this algorithm from the set of solution a number of fitter individuals is selected. It is regularly used to uncover optimal or near-optimal solutions to thorny problems which or else would seize a life span to decipher. It searches for the optimal solution in the elucidation space.

Generated test vector for the benchmark circuits depending on the deterministic method is large. That results in an increase in the testing time. So it is necessary to reduce the test vector to reduce the testing time. In the proposed system using the genetic algorithm, the test vector size is reduced. That's while the testing time will be reduced. The proposed system tests vector, nearly having the nearly same fault coverage for the circuit.

## **Results and discussion**

That will give the diagnostic ability of the test vector for the stuck-at fault in the percentage. For example, consider the benchmark circuit c499 .First step is to generate the test vector using the deterministic test vector. As shown in figure 2.

That shows how much the test vector is required and also gives the fault coverage. In next step generate the same circuit using the genetic method and specifies the mutation rate1 as the 0.001. Now it will give the reduced test vector compared to the previous method. Test vector generated by the proposed method results in figure 3.

This process continues until it satisfying the termination condition this termination condition usually it keeps the following termination conditions' fitness function should possess the following characteristics It must quantitatively measure how to fit a given solution is or how to fit individuals can be produced from the given solution. The fault table is constructed based on the test vector detection of the fault.



Figure 2. Deterministic test vector for c499



Figure 3. Test vector generated using the genetic algorithm for c499

If the fault is detected using the test vector then marked as 1.If the test vector not able to detect the test vector then it's marked as the '0'.For example, and X for the undetected fault . The termination condition of a Genetic Algorithm is important in determining when a GA will end. It has been pragmatic that primarily, the GA progresses dreadfully swift with enhanced solutions imminent to every iteration. Habitually desire an extinction clause such that our solution is close to the optimal, at the end of the run. For example, in a genetic algorithm, maintain an offset which keeps the way of the generations of the test vector for which there has been no enhancement in the population. Primarily, place this counter to zero. Every time don't produce off-springs which are better than the individuals in the population, increment the counter.

However, if the fitness any of the offsprings are better, then we reset the counter to zero. The proposed system diagnosing ability is measured using the diagnose tool. The reduced test vector for the benchmark circuit ISCAS 85 is given in table 1.

| Table 1.   | Reduced | test | vector | for | the | benchmark |
|------------|---------|------|--------|-----|-----|-----------|
| circuit IS | CAS 85  |      |        |     |     |           |

| S. No. | Circuit | Deterministic | Genetic |
|--------|---------|---------------|---------|
|        |         | ATPG          | ATPG    |
| 1      | C17     | 7             | 4       |
| 2      | C18     | 13            | 11      |
| 3      | C432    | 72            | 52      |
| 4      | C499    | 132           | 81      |
| 5      | C880    | 77            | 47      |
| 6      | C1355   | 126           | 82      |
| 7      | C1908   | 139           | 102     |
| 8      | C2670   | 151           | 66      |
| 9      | C3540   | 190           | 122     |
| 10     | C5315   | 167           | 110     |
| 11     | C6288   | 45            | 22      |
| 12     | C7552   | 212           | 122     |

### Conclusions

By using this proposed method using the fault table and the genetic algorithm it reduces the number of test vector in order to reduce the testing time by using the proposed method. Hence it significantly diminishes the time of the test application time.it is achieved through the mutating and crossover of the test vector. It is even suitable for large circuits. For example, the bench circuit c499 circuit results are given. The future work can involve the multiple stuck at fault further.

## **Conflicts of interest**

Authors declare no conflict of interest.

# References

- Zemva A, Brglez F, Kozminski K, Zajc B. (n.d.). A functionality fault model: feasibility and applications. Proceedings of European Design and Test Conference EDAC-ETC-EUROASIC. 1994. doi:10.1109/EDTC.1994.326883.
- [2] Huang F, Xu P, Liu B, Li Y. The research on fault equivalent analysis method in testability experiment validation. 8<sup>th</sup> International Conference on Reliability, Maintainability and Safety. 2009. doi:10.1109/icrms.2009.5269965.
- [3] Grigoryan T, Malkhasyan H, Mushyan G, Vardanian,V. Fault collapsing for digital circuits based on relations between stuckat faults. Computer Science and Information Technologies (CSIT). 2015. doi:10.1109/csitechnol.2015.7358242.
- [4] Zhang Y, Agawam VD. A diagnostic test generation system. Proceedings of IEEE International Test Conference. 2010. doi:10.1109/test.2010.5699237
- [5] Wu CH, Lee KJ, Lien WC. An efficient diagnosis method to deal with multiple fault-pairs simultaneously using a single circuit Model. Proceedings of IEEE 32<sup>nd</sup> VLSI Test Symposium (VTS). 2014. doi 10.1109/VTS.2014.6818790.
- [6] Riefert A, Sauer M, Reddy S, Becker B. Improving the diagnosis resolution of a fault detection test set. Proceedings of IEEE 33<sup>rd</sup> VLSI Test Symposium (VTS). 2015. doi:10.1109/vts.2015.7116269.
- Ye J, Zhang X, Hu Y, Li X. Substantial fault pair at-a-time (SFPAT): An automatic diagnostic pattern generation method. Proceedings of 19<sup>th</sup> IEEE Asian Test Symposium. 2010. doi:10.1109/ats.2010.42
- [8] Alzahrani A, DeMara RF. Fast Online Diagnosis and Recovery of Reconfigurable Logic Fabrics Using Design Disjunction. IEEE Transactions on Computers 2015;65(10):3055-69.

©2019 The Authors. Published by G. J. Publications under the CC BY license.

- [9] Binu D, Kariyappa BS. A survey on fault diagnosis of analog circuits Taxonomy and state of the art. AEU International Journal of Electronics and Communications 2017;73:68-83.
- [10] Hosokawa T, Takano H, Yamazaki H, Yamazaki K. A Diagnostic Fault Simulation Method for a Single Universal Logical Fault Model. IEEE 22nd Pacific Rim International Symposium on Dependable Computing (PRDC). 2017. doi:10.1109/prdc.2017.38
- [11] Schneider E, Wunderlich HJ. Multi-level timing and fault simulation on GPUs.

Fault diagnosis using genetic algorithm

Integration. 2019;64:78-91. doi:10.1016/j.vlsi.2018.08.005.

- [12] Heng T, Fuhai D, Liang F, Yong S. Novel solution for sequential fault diagnosis based on a growing algorithm. Reliability Engineering and System Safety. In-press. 2018. doi: 10.1016/j.ress.2018.06.002
- [13] Gao Z, Cecati C, Ding SX. A Survey of Fault Diagnosis and Fault-Tolerant Techniques-Part I Fault Diagnosis With Model-Based and Signalased Approaches. IEEE Transactions on Industrial Electronics 2015;62(6):3757-67. doi10.1109/TIE.2015.2417501.

\*\*\*\*\*\*